# P93U422 HIGH SPEED 256 x 4 STATIC CMOS RAM #### **FEATURES** - Universal 256 x 4 Static RAM - One part, the P93U422, replaces the following bipolar and CMOS parts: - 93422, 93422A - 93L422, 93L422A - Fast Access Time 35 ns Commercial and Military - Available in the following packages: - PDIP, CERDIP, Side Brazed DIP - CERPACK - -LCC - SOIC - CMOS for Low Power - 440 mW (Commercial) - 495 mW (Military) - 5V Power Supply ±10% for both commercial and military temperature ranges - Separate I/O - Fully static operation with equal access and cycle times - Resistant to single event upset and latchup due to advanced process and design improvements ### DESCRIPTION The P93U422 is a 1,024-bit high-speed Static RAM with a 256 x 4 organization. The P93U422 is a universal device designed to replace the entire 93 and 93L 256 x 4 static RAM families. The memory requires no clocks or refreshing and has equal access and cycle times. Inputs and outputs are fully TTL compatible. Operation is from a single 5 Volt supply. Easy memory expansion is provided by an active LOW chip select one $(\overline{CS}_1)$ and active HIGH chip select two (CS<sub>2</sub>) as well as 3-state outputs. In addition to high performance, the device features latchup protection, single event and upset protection. The P93U422 is offered in several packages: 22-pin 400 mil DIP (plastic and ceramic), 24-pin 300 mil SOIC, 24-pin square LCC and 24-pin CERPACK. Devices are offered in both commercial and military temperature ranges. ## **FUNCTIONAL BLOCK DIAGRAM** ## **PIN CONFIGURATIONS** ### MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |-------------------|---------------------------------------------------------|---------------------------------|------| | V <sub>cc</sub> | Power Supply Pin with Respect to GND | -0.5 to +7 | V | | V <sub>TERM</sub> | Terminal Voltage with<br>Respect to GND<br>(up to 7.0V) | -0.5 to<br>V <sub>cc</sub> +0.5 | V | | T <sub>A</sub> | Operating Temperature | -55 to +125 | °C | | Symbol | Parameter | Value | Unit | |-------------------|---------------------------|-------------|------| | T <sub>BIAS</sub> | Temperature Under<br>Bias | -55 to +125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | I <sub>OUT</sub> | DC Output Current | 20 | mA | ## RECOMMENDED OPERATING CONDITIONS | Grade <sup>(2)</sup> | Ambient Temp | Gnd | Vcc | |----------------------|----------------|-----|-----------| | Commercial | 0°C to 70°C | 0V | 5.0V ±10% | | Military | –55°C to 125°C | 0V | 5.0V ±10% | ## CAPACITANCES<sup>(4)</sup> $(V_{CC} = 5.0V, T_A = 25^{\circ}C, f = 1.0MHz)$ | Symbol | Parameter | Conditions | Тур. | Unit | |------------------|--------------------|-----------------------|------|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 5 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 7 | pF | ## DC ELECTRICAL CHARACTERISTICS Over recommended operating temperature and supply voltage(2) | | | Test Conditions | | P93U422 | | | |------------------|----------------------------------|-----------------------------------------------|------------------------------------------|---------|------|------| | Symbol Parameter | | Test condition | 7113 | Min. | Max. | Unit | | V <sub>OH</sub> | Output High Voltage | $V_{CC} = Min., V_{IN} = V_{IH} or V_{I}$ | <sub>L</sub> , I <sub>OH</sub> = -5.2 mA | 2.4 | | V | | V <sub>OL</sub> | Output Low Voltage | $V_{CC} = Min., V_{IN} = V_{IH} or V_{IL}$ | , I <sub>OL</sub> = 8.0 mA | | 0.45 | V | | V <sub>IH</sub> | Input High Level | | | 2.1 | | V | | V <sub>IL</sub> | Input Low Level | | | | 0.8 | V | | I | Input Low Current | V <sub>IN</sub> = 0.40 V | | | -300 | μA | | I <sub>IH</sub> | Input High Current | V <sub>CC</sub> = Max, V <sub>IN</sub> = 4.5V | | | 40 | μA | | I <sub>sc</sub> | Output Short Circuit Current (3) | $V_{CC} = Max., V_{OUT} = 0.0V$ | | | -70 | mA | | | | | T <sub>A</sub> = 125°C | | 70 | | | I <sub>cc</sub> | Power Supply Current | All Inputs = GND | T <sub>A</sub> = 75°C | | 70 | mA | | -CC | | V <sub>cc</sub> = Max. | $T_A = 0$ °C | | 80 | | | | | | $T_A = -55^{\circ}C$ | | 90 | | | V <sub>CL</sub> | Input Clamp Voltage | I <sub>IN</sub> = -10mA | | | -1.5 | V | | | Output Leakage Current | $V_{OUT} = 2.4V$ , $V_{CC} = Max$ . | | | 50 | μΑ | | CEX | Calput Loanago Ourront | $V_{OUT} = 0.5V$ , $V_{CC} = Max$ . | | -50 | | μΛ | #### Notes - Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to MAXIMUM rating conditions for extended periods may affect reliability - Extended temperature operation guaranteed with 400 linear feet per minute of air flow. - 3. For test purposes, not more than one output at a time should be shorted. Short circuit test duration should not exceed 30 seconds. - 4. This parameter is sampled and not 100% tested. #### **FUNCTIONAL DESCRIPTION** An active LOW write enable ( $\overline{\text{WE}}$ ) controls the writing/reading operation of the memory. When chip select one ( $\overline{\text{CS}}_1$ ) and write enable ( $\overline{\text{WE}}$ ) are LOW and chip select two ( $\overline{\text{CS}}_2$ ) is HIGH, the information on data inputs ( $\overline{\text{D}}_0$ through $\overline{\text{D}}_3$ ) is written into the addressed memory word and preconditions the output circuitry so that true data is present at the outputs when the write cycle is complete. This preconditioning operation insures minimum write recovery times by eliminating the "write recovery glitch." Reading is performed with chip selct one $(\overline{CS}_1)$ LOW, chip select two $(CS_2)$ HIGH, write enable $(\overline{WE})$ HIGH and output enable $(\overline{OE})$ LOW. The information stored in the addressed word is read out on the noninverting outputs $(O_0$ through $O_3$ ). The outputs of the memory go to an inactive high impedance state whenever chip select one $(\overline{CS}_1)$ is HIGH, or during the write operation when write enable $(\overline{WE})$ is LOW. ### **TRUTH TABLE** | Mode | CS <sub>2</sub> | <del>CS</del> ₁ | WE | ŌĒ | Output | |---------------------------|-----------------|-----------------|----|----|------------------| | Standby | L | Х | Х | Х | High Z | | Standby | Х | Н | Х | Х | High Z | | D <sub>out</sub> Disabled | Н | L | Х | Н | High Z | | Read | Н | L | Н | L | D <sub>out</sub> | | Write | Н | L | L | Χ | High Z | Notes: H = HIGH L = Low X = Don't Care HIGH Z = Implies outputs are disabled or off. This condition is defined as high impedance state for the P93U422. ## **SWITCHING CHARACTERISTICS (5,6)** Over Operating Range (Commercial and Military) | Parameters | Description | | | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|------|------| | - Turumotoro | 2000.101.011 | Min. | Max. | | | t <sub>PLH(A)</sub> (7)<br>t <sub>PLH(A)</sub> (7) | Delay from Address to Output (Address Access Time) (See Fig. 2) | | 35 | ns | | $\begin{array}{c} \mathbf{t}_{PZH} (\overline{CS}_{1}, CS_{2})^{(8)} \\ \mathbf{t}_{PZL} (\overline{CS}_{1}, CS_{2})^{(8)} \end{array}$ | Delay from Chip Select to Active Output and Correct Data (See Fig. 2) | | 25 | ns | | $\begin{array}{c} t_{PZH}(\overline{WE})^{(8)} \\ t_{PZL}(\overline{WE})^{(8)} \end{array}$ | Delay from Write Enable to Active Output and Correct Data (Write Recovery) (See Fig. 1) | | 25 | ns | | $\begin{array}{c} t_{PZH}(\overline{OE})^{(8)} \\ t_{PZL}(\overline{OE})^{(8)} \end{array}$ | Delay from Output Enable to Active Output and Correct Data (See Fig. 2) | | 25 | ns | | t <sub>s</sub> (A) | Setup Time Address (Prior to Initiation of Write) (See Fig. 1) | 5 | | ns | | t <sub>h</sub> (A) | Hold Time Address (After Termination of Write) (See Fig. 1) | 5 | | ns | | t <sub>s</sub> (DI) | Setup Time Data Input (Prior to Initiation of Write) (See Fig. 1) | 5 | | ns | | t <sub>h</sub> (DI) | Hold Time Data Input (After Termination of Write) (See Fig. 1) | 5 | | ns | | $t_s (\overline{CS}_1, CS_2)$ | Setup Time Chip Select (Prior to Initiation of Write) (See Fig. 1) | 5 | | ns | | $t_h (\overline{CS}_1, CS_2)$ | Hold Time Chip Select (After Termination of Write) (See Fig. 1) | 5 | | ns | | $t_{pw}(\overline{WE})$ | Minimum Write Enable Pulse Width (to Insure Write) (See Fig. 1) | 20 | | ns | | $\begin{array}{ c c c c }\hline t_{PHZ}(\overline{CS}_{1,}CS_{2})^{(8)}\\ t_{PLZ}(\overline{CS}_{1,}CS_{2})^{(8)}\\ \end{array}$ | Delay from Chip Select to Inactive Output (HIGH Z) (See Fig. 2) | | 30 | ns | | $\begin{array}{c} t_{PHZ}(\overline{WE})^{(8)} \\ t_{PLZ}(\overline{WE})^{(8)} \end{array}$ | Delay from Write Enable to Inactive Output (HIGH Z) (See Fig. 1) | | 30 | ns | | $\begin{array}{c} t_{PHZ}(\overline{OE})^{(8)} \\ t_{PLZ}(\overline{OE})^{(8)} \end{array}$ | Delay from Output Enable to Inactive Output (HIGH Z) (See Fig. 2) | | 30 | ns | #### Notes: - 5) Test conditions assume signal transition times of 10 ns or less. - 6) Extended temperature operation guaranteed with 400 linear feet per minute of air flow. - 7) $t_{PLH}^{(A)}$ and $t_{PHL}^{(A)}$ are tested with $S_1$ closed and $C_L$ = 15 pF with both input and output timing referenced to 1.5V - 8) $t_{PZH}(\overline{VE})$ , $t_{PZH}(\overline{CS}_1, CS_2)$ and $t_{PZH}(\overline{OE})$ are measured with $S_1$ open, $C_L$ = 15 pF and with both the input and output timing referenced to 1.5V. $t_{PZL}(\overline{VE})$ , $t_{PZL}(\overline{CS}_1, CS_2)$ and $t_{PZL}(\overline{OE})$ are measured with $S_1$ closed, $C_L$ = 15pF and with both the input and output timing referenced to 1.5V. $t_{PHZ}(\overline{WE})$ , $t_{PHZ}(\overline{CS}_1, CS_2)$ and $t_{PHZ}(\overline{OE})$ are measured with $S_1$ open, $C_L < 5pF$ and are measured between the 1.5V level on the input to the $V_{OH}$ -500mV level on the output. $t_{pLZ}(\overline{WE})$ , $t_{pLZ}(\overline{CS}_1, CS_2)$ and $t_{pLZ}(\overline{OE})$ are measured with $S_1$ closed, $C_L < 5pF$ and are measured between the 1.5V level on the input to the $V_{OL}$ +500mV level on the output. #### SWITCHING TEST Test Circuits (7, 8) ### **KEY TO DIAGRAM** | Waveform | Inputs | Outputs | |----------|---------------------------|------------------------------------| | | Must be steady | Will be steady | | | | | | | May change<br>from H to L | Will be<br>changing from<br>H to L | | 7//// | May change<br>from L to H | Will be changing from L to H | | Waveform | Inputs | Outputs | |---------------|----------------------------------|----------------------------------------------| | | Don't care; any change permitted | Changing; state unknown | | <b>&gt;</b> < | Does not apply | Center line is high impedence<br>"off" state | ### **SWITCHING WAVEFORMS** Figure 1. ### Read Mode Figure 2. ## **SELECTION GUIDE** The P93U422 is available in the following temperature range, speed, and package options. | Temperature | Package | Speed (ns) | |-------------|-----------------|------------| | Range | Package | 35 | | Commercial | Plastic DIP | -35PC | | Temperature | Plastic SOIC | -35SC | | | Side Brazed DIP | -35CM | | Military | CERDIP | -35DM | | Temperature | CERPACK | -35FM | | | LCC | -35LM | | | Side Brazed DIP | -35CMB | | Military | CERDIP | -35DMB | | Processed* | CERPACK | -35FMB | | | LCC | -35LMB | <sup>\*</sup>Military temperature range with MIL-STD-883, Class B processing. | Pkg# | C | 3-1 | |--------|--------|---------| | # Pins | 22 (40 | 00 Mil) | | Symbol | Min | Max | | Α | - | 0.200 | | b | 0.014 | 0.026 | | b2 | 0.035 | 0.060 | | С | 0.008 | 0.015 | | D | - | 1.100 | | Е | 0.360 | 0.410 | | eA | 0.400 | BSC | | е | 0.100 | BSC | | L | 0.125 | 0.200 | | Q | 0.015 | 0.060 | | S1 | 0.005 | - | | S2 | 0.005 | - | ## SIDE BRAZED DUAL IN-LINE PACKAGE | Pkg# | D3 | 3-1 | |--------|--------|---------| | # Pins | 22 (40 | 00 Mil) | | Symbol | Min | Max | | Α | - | 0.225 | | b | 0.014 | 0.026 | | b2 | 0.045 | 0.065 | | С | 0.008 | 0.018 | | D | - | 1.111 | | Е | 0.350 | 0.410 | | eA | 0.400 | BSC | | е | 0.100 | BSC | | L | 0.125 | 0.200 | | Q | 0.015 | 0.070 | | S1 | 0.005 | - | | α | 0° | 15° | ## **CERDIP DUAL IN-LINE PACKAGE** | Pkg # | F3 | | |--------|-----------|-------| | # Pins | 24 | | | Symbol | Min | Max | | Α | 0.060 | 0.090 | | b | 0.015 | 0.022 | | С | 0.004 | 0.009 | | D | - | 0.630 | | E | 0.330 | 0.380 | | е | 0.050 BSC | | | k | 0.008 | 0.015 | | L | 0.250 | 0.370 | | Q | 0.026 | 0.045 | | S | - | 0.085 | | S1 | 0.005 | - | ## **CERPACK CERAMIC FLAT PACKAGE** | Pkg# | L4 | | |--------|-----------|-------| | # Pins | 24 | | | Symbol | Min | Max | | Α | 0.060 | 0.075 | | A1 | 0.050 | 0.065 | | B1 | 0.022 | 0.028 | | D/E | 0.395 | 0.410 | | D1/E1 | 0.250 BSC | | | D2/E2 | 0.125 BSC | | | D3/E3 | 1 | 0.410 | | е | 0.050 BSC | | | h | 0.040 REF | | | j | 0.020 REF | | | L | 0.045 | 0.055 | | L1 | 0.045 | 0.055 | | L2 | 0.075 | 0.095 | | ND | 6 | | | NE | 6 | | ### **SQUARE LEADLESS CHIP CARRIER** | Pkg# | P3-1 | | |--------|--------------|-------| | # Pins | 22 (400 Mil) | | | Symbol | Min | Max | | Α | - | 0.210 | | A1 | 0.015 | - | | b | 0.014 | 0.022 | | b2 | 0.045 | 0.065 | | С | 0.009 | 0.015 | | D | 1.065 | 1.120 | | E1 | 0.330 | 0.390 | | Е | 0.390 | 0.425 | | е | 0.100 BSC | | | eB | - | 0.500 | | L | 0.115 | 0.160 | | α | 0° | 15° | ## PLASTIC DUAL IN-LINE PACKAGE | Pkg# | S4 | | |--------|--------------|-------| | # Pins | 24 (300 Mil) | | | Symbol | Min | Max | | Α | 0.093 | 0.104 | | A1 | 0.004 | 0.012 | | b2 | 0.013 | 0.020 | | С | 0.009 | 0.012 | | D | 0.598 | 0.614 | | е | 0.050 BSC | | | Е | 0.291 | 0.299 | | Н | 0.394 | 0.419 | | h | 0.010 | 0.029 | | L | 0.016 | 0.050 | | α | 0° | 8° | ## SMALL OUTLINE IC PLASTIC PACKAGE В # **REVISIONS** DOCUMENT NUMBER: SRAM102 DOCUMENTTITLE: P93U422 HIGH SPEED 256 x 4 STATIC CMOS RAM **ISSUE** ORIG. OF REV. **DESCRIPTION OF CHANGE CHANGE DATE** ORIG 1997 DAB New Data Sheet Change logo to Pyramid Α Oct-05 JDB